题解 | #根据状态转移图实现时序电路#
根据状态转移图实现时序电路
https://www.nowcoder.com/practice/e405fe8975e844c3ab843d72f168f9f4
`timescale 1ns/1ns
module seq_circuit(
input C ,
input clk ,
input rst_n,
output wire Y
);
reg [1:0] cstate,nstate;
always@(posedge clk, negedge rst_n)
begin
if(rst_n == 1'b0) cstate <=2'b00;
else cstate <= nstate;
end
always@(*)(1444584)
begin
case(cstate)
2'b00: begin
if(C == 1'b0) nstate = 2'b00;
else nstate = 2'b01;
end
2'b01: begin
if(C == 1'b0) nstate = 2'b11;
else nstate = 2'b01;
end
2'b11: begin
if(C == 1'b0) nstate = 2'b11;
else nstate = 2'b10;
end
2'b10: begin
if(C == 1'b0) nstate = 2'b00;
else nstate = 2'b11;
end
endcase
end
assign Y =((cstate == 2'b11) | (cstate == 2'b10 && C == 1'b1))?1'b1: 1'b0;
endmodule